I read the J-Link manual for different hardware reset strategies. However, it seems only dedicated to JTAG interface (e.g. nRESET and nTRST are coupled or not ...). Does anybody know the situation when using SWD interface to debug Cortex-M3? E.g. how to ensure the ARM core to be halted before executing any instruction, thank you.
The post was edited 2 times, last by redstring ().